# Temperature dependence of electrical characteristics of Au/SiO<sub>2</sub>/n-GaAS (MOS) structures

M. GÖKÇEN<sup>\*</sup>, H. ALTUNTAŞ, Ş. ALTINDAL

Faculty of Arts and Sciences, Gazi University, Physics Department, 06500, Ankara-Turkey,

Temperature dependence of capacitance-voltage (C-V) and conductance-voltage (G/w-V) characteristics of the Au/SiO<sub>2</sub>/n-GaAs (MOS) structures were investigated by considering the both the interface states ( $N_{ss}$ ) and series resistance ( $R_s$ ) effect. Both the values of capacitance and conductance generally increase with increasing temperature. These increase in C and G/w especially at high temperatures results from the existence of interface states at SiO<sub>2</sub>/n-GaAs interface. It is found that in the existence of  $R_s$ , the forward bias C-V curves exhibit an anamolous peak, and this peak positions shift toward from accumulation region to inversion region with increasing temperature. Also the magnitude of peak increases with increasing temperature. The values of  $R_s$  and  $N_{ss}$  were calculated by using Nicollian and Goetzberger and Hill-Coleman methods, respectively. The experimental C-V and G/w-V characteristics confirm that the  $R_s$  and  $N_{ss}$  of the MOS structure are important parameters that strongly influence the electrical characteristics of the Au/SiO<sub>2</sub>/n-GaAs structures especially at high temperatures.

(Received November 3, 2008; accepted November 27, 2008)

Keywords: Au/SiO<sub>2</sub>/n - GaAs, MOS structure, Capacitance-voltage characteristics

## 1. Introduction

The metal-oxide-semiconductor (MOS) structures consist of semiconductor substrate covered by an insulator layer such as SnO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub> and SiO<sub>2</sub> upon which a metal electrode is deposited. Surface, interfacial insulator layer and interface properties play an important role in the electrical performance of these structures. This interfacial layer may cause interface state charges with bias due to an additional electric field in the insulator layer and influence the electrical characteristics [1-3]. The electronic states associated with the surface region were called "interface traps or surface states (Dit or Nss)". The reason of their existence is the interruption of the periodic lattice structure at the surface [1,3], surface preparation, dangling bonds at the semiconductor, surface formation of insulating layer and impurity concentration of semiconductor. When a voltage is applied the MOS structure, the voltage is shared by interfacial insulator layer, depletion layer and series resistance of the structure. And the magnitude of this shared voltage depends on insulator layer thickness and R<sub>s</sub>. Therefore, the performance and reliability of these devices are especially dependent on formation of insulator layer at M/S interface. Also, the changes in the temperature interface states (Nss) and series resistance (Rs) have important effects on determination of the electrical characteristics [4-8]. Various measurement techniques for determining the N<sub>ss</sub> as the high-low frequency capacitance [9,10], quasi-static capacitance [11], surface admittance [12], conductance [3,4] and Hill-Coleman methods. Among them the more important ones are Hill-Coleman

method [13] and in this study the values of  $N_{ss}$  were calculated by using Hill-Coleman method.

The importance in semiconductor technology, the  $Si/SiO_2$  and  $GaAs/SiO_2$  interfaces and defects on their neighborhood have been extensively studied in literature over the long time [5-8]. There are several prepared methods of  $SiO_2$  thin film such as thermal evaporation of oxide deposition, sputtering, sol–gel, spray deposition method, each of which had advantages and disadvantages. In this study, the insulator layer (SiO2) was coated by PECVD technique.

The main purpose in this study was to achieve a better understanding of the effects of different charge surface states and series resistance on the Au/SiO<sub>2</sub>/n-GaAs structures. To do this, we have obtained the forward and reverse bias C-V and G/w-V measurements of these structures at 1 MHz with temperatures ranging from 80 K to 350 K.

#### 2. Experimental details

Au/SiO<sub>2</sub>/n-GaAs structures were fabricated on the 5.08 cm diameter float zone (100) n-type GaAs wafer having thickness of about 350  $\mu$ m with 2-3x10<sup>18</sup> cm<sup>-3</sup> carrier concentrations. For the fabrication process, the firstly GaAs wafers were dipped in ammonium peroxide for a few seconds to remove native oxide layer on the surface. Au/Ge/Ni alloy was evaporated onto the whole back side of the wafer at a pressure about 10<sup>-7</sup> Torr in a

vacuum system. In order to perform the ohmic contact, wafer was sintered at 430 °C for 40 seconds. Insulator layer (SiO<sub>2</sub>) with 130 Å thickness was coated on the upper surface of the GaAs by using PECVD technique. In PECVD system SiH<sub>4</sub> gas was used for Si source and O<sub>2</sub> gas used for oxygen source. After SiO<sub>2</sub> coating process on GaAs, the circular dots of 1 mm in diameter and 1500 Å thick high purity gold (Au) rectifying contacts were deposited with rates of about 2 Å/s onto the SiO<sub>2</sub> surface of the GaAs wafer through a metal shadow mask in a vacuum system in the pressure of 10<sup>-7</sup> Torr. The metal layer thickness and the deposition rates were monitored with the help of quartz crystal thickness monitor.

The forward and reverse bias capacitance-voltagetemperature (C-V-T) and conductance-voltagetemperature (G/w-V-T) characteristics of Au/SiO<sub>2</sub>/n-GaAs (MOS) structure were measured in the temperature range of 80 K-350 K. The C–V and G/w-V measurements were performed at 1 MHZ by using HP 4192A LF impedance analyzer (5 Hz–13 MHz) and the test signal of 40 mV<sub>rms</sub>.

#### 3. Results and discussion

Fig. 1(a) and (b) shows the measured capacitancevoltage (C-V) and conductance-voltage  $(G/\omega - V)$ characteristics of Au/SiO<sub>2</sub>/n-GaAs (MOS) structure for different temperatures at 1 MHz, respectively. Both the C-V and G/ $\omega$ -V characteristics show temperature dispersion. Generally, the C-V and G/w-V curves increases with increasing temperature. These increase in C and G/w values results from the existence of interface states at SiO<sub>2</sub>/n-GaAs interface. In narrow band semiconductors, the charge carries are not free to move but are trapped, causing a polarization. On increasing temperature, the number of charge carries increases exponentially and thus produces further space charge polarization and hence leads to a rapid increase in the capacitance and conductance. In accumulation region; while the temperature increasing thermal energies of the majority charge carriers increase and cause dirifting inter-electrons. While these drifting is rised the series resistance  $(R_s)$ , the conductance of MOS structure is increased by interface states at band gap with increasing temperature. In this reason, verifying the MOS behaviors of this structure and also indicating the presence of localized surface states at GaAs-SiO<sub>2</sub> interfaces, the interface states density and series resistance of this device are calculated from measured C and G/w values.



Fig.1. Capacitance-voltage (C-V) and conductancevoltage (G/w-V) characteristics of Au/SiO<sub>2</sub>/n-GaAs structure for different temperatures.

The density of interface states  $(N_{ss})$  can be derived from Hill-Coleman method [13]. According to this method, the density of interface states can be calculated by using the following equation:

$$N_{ss} = \frac{2}{qA} \frac{(G_m / \omega)_{\max}}{((G_m / \omega)_{\max} C_{os})^2 + (1 - C_m / C_{os})^2)}$$
(1)

where, A is the area of the MOS structure, w is the angular frequency,  $(G_m/w)_{max}$  is the maximum measured conductance value,  $C_{ox}$  is the capacitance of insulator layer in strong accumulation region and  $C_m$  is the capacitance value, which corresponding to the  $(G_m/w)_{max}$  value.

The density of interface states  $(N_{ss})$  was shown in Table 1. The values of the  $N_{ss}$  change with increasing temperature supporting to discussion above.

| T (K) | V (V) | $C_{m}(F)$             | $G_m/w(F)$             | $N_{SS} (eV^{-1}cm^{-2})$ |
|-------|-------|------------------------|------------------------|---------------------------|
| 80    | 0,65  | 1,99x10 <sup>-09</sup> | 1,24x10 <sup>-10</sup> | $4,35 \times 10^{14}$     |
| 100   | 0,65  | 1,97x10 <sup>-09</sup> | 1,45x10 <sup>-10</sup> | 2,84x10 <sup>14</sup>     |
| 125   | 0,60  | 1,97x10 <sup>-09</sup> | 1,01x10 <sup>-10</sup> | $2,00 \times 10^{14}$     |
| 150   | 0,55  | 1,98x10 <sup>-09</sup> | 7,18x10 <sup>-11</sup> | 1,56x10 <sup>14</sup>     |
| 175   | 0,55  | 1,98x10 <sup>-09</sup> | 9,17x10 <sup>-11</sup> | 2,27x10 <sup>14</sup>     |
| 200   | 0,50  | 1,99x10 <sup>-09</sup> | 7,80x10 <sup>-11</sup> | $2,70 \times 10^{14}$     |
| 225   | 0,50  | 2,00x10 <sup>-09</sup> | 1,09x10 <sup>-10</sup> | 9,15x10 <sup>14</sup>     |
| 250   | 0,45  | 2,02x10 <sup>-09</sup> | 9,17x10 <sup>-11</sup> | 1,23x10 <sup>16</sup>     |
| 275   | 0,45  | 2,05x10 <sup>-09</sup> | 1,41x10 <sup>-10</sup> | 1,91x10 <sup>15</sup>     |
| 300   | 0,40  | 2,21x10 <sup>-09</sup> | 5,03x10 <sup>-11</sup> | $1,04 \times 10^{13}$     |
| 325   | 0,35  | 2,26x10 <sup>-09</sup> | $1,77 \times 10^{-10}$ | $2,27x10^{13}$            |
| 350   | 0,30  | 2,38x10 <sup>-09</sup> | 2,36x10 <sup>-10</sup> | $1,28 \times 10^{13}$     |

Table 1. Values of  $N_{SS}$  for different temperetures determined from  $C_m$ -V and  $G_m/w$ -V measurements of  $Au/SiO_2/n$ -GaAs structure.

The series resistance can be obtained from the measurements of C-V-T and G/ $\omega$ -V-T curves [3];

$$R_s = \frac{G_m}{G_m^2 + (\omega C_m)^2} \tag{2}$$

where  $C_m$  is measured capacitance and  $G_m$  is conductance values in strong accumulation region.

Fig. 2 depicts the voltage dependency of the series resistance for different temperatures at 1 MHz. As can clearly seen from the figure, the series resistance gives a peak at about 1 V, increasing with increasing temperatures. In -2 V-0,5 V bias region, the series resistance begins to constant almost voltage and temperature independent. The voltage and temperature dependency of  $R_s$  is attributed to the particular distribution of interface states density and interfacial insulator layer.



Fig. 2. Series resistance-voltage  $(R_S-V)$  characteristics of  $Au/SiO_2/n$ -GaAs structure for different temperatures.

Also, in Fig. 3, it is shown that changes in the series resistance with increasing temperature of  $Au/SiO_2/n$ -GaAs structure. Generally, from low temperature to room temperature, the series resistance increases with increasing temperature, while decreasing at above the room temperatures. While the temperature increasing until the room temperature thermal energies of the majority charge carriers increase and cause dirifting inter-electrons. These drifting is rised the series resistance (R<sub>s</sub>) from low temperature to the room temperature. Above the room temperature, series resistance decrease with increasing temperature by contribution of interface states at band gap on conductance with increasing thermal energy.



Fig. 3. Series resistance-temperature ( $R_5$ -T) characteristics of Au/SiO<sub>2</sub>/n-GaAs structure.

## 4. Conclusions

In this study, the capacitance-voltage-temperature (C-V-T) and conductance-voltage-temperature (G/w-V-T) characteristics of the Au/SiO<sub>2</sub>/n-GaAs (MOS) structures have been investigated by considering the both the interface states (N<sub>ss</sub>) and series resistance (R<sub>s</sub>) effect on C-V and G/w-V characteristics. Both the values of capacitance and conductance increase with increasing temperature. These increase in C and G/w values results from the existence of interface states at SiO<sub>2</sub>/n-GaAs interface. Existence of R<sub>s</sub> at accumulation region have important effect on C-V and G/w-V curves with interface states charges. While the temperature increasing until the room temperature thermal energies of the majority charge carriers increase and cause dirifting inter-electrons. These drifting is rised the series resistance (R<sub>s</sub>) from low temperature to the room temperature. Above the room temperature, series resistance decrease with increasing temperature by contribution of interface states at band gap on conductance with increasing thermal energy. The experimental C-V and G/w-V characteristics confirm that the R<sub>s</sub> and N<sub>ss</sub> of the MOS structure are important parameters that strongly influence the electrical characteristics of the Au/SiO<sub>2</sub>/n-GaAs structures especially at high temperatures.

## Acknowledgements

This study is supported by the Turkish Prime Ministry state Planning Agency under project no: 2001K120590. We acknowledge the support of European Transnational Access Program # RITA-CT-2003-506095\_WISSMC. Last but not least we thank Dr. Hadas Shtrikman from the Braun Center for Submicron Research for making the samples feasible for this research.

#### References

- [1] S. M. Sze, Physics of Semiconductor Devices, 2nd Ed., Wiley Press, New York (1981).
- [2] E. H. Rhoderick, R. H. Williams, Metal-Semiconductor Contacts, 2nd Ed., Oxford University Press, Oxford (1988).

- [3] E. H. Nicollian, J. R. Brews, MOS Physics and Technology, John Wiley and Sons Press, New York (1982).
- [4] M. Depas, R. L. Van Meirhaeghe, W. H. Lafere, F. Cardon, Solid State Electron. 37(3), 433 (1994).
- [5] A. Tataroğlu, Microelect. Eng. 83, 2551 (2006).
- [6] A. Tataroğlu, İ. Yucedağ, Ş. Altındal, Microelect. Eng. 84, 180 (2007).
- [7] A. Tataroğlu, Ş. Altındal, M.M. Bülbül, Microelect. Eng. 81, 140 (2005).
- [8] M. M. Bülbül, Microelectron. Eng. 84, 124 (2007).
- [9] R. Castagne, A. Vapaille, Surface Science 28(1), 157 (1971).
- [10] U. Kelberlau, R. Kassing, Solid-State Electron. 22(1), 37 (1979).
- [11] M. Kuhn, Solid State Electron. 13(6), 873 (1970).
- [12] S. Kar, S. Varma, J. Appl. Phys. 58(11), 4256 (1985).
- [13] W. A. Hill, C. C. Coleman, Solid State Electron.23(9), 987 (1980).

\*Corresponding author: mgokcen@gazi.edu.tr